首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Optimized Architectural Synthesis of Fixed-Point Datapaths
【24h】

Optimized Architectural Synthesis of Fixed-Point Datapaths

机译:优化的固定点数据路径架构合成

获取原文

摘要

In this paper we address the time-constrained architectural synthesis of fixed-point DSP algorithms using FPGA devices. Optimized fixed-point implementations are obtained by means of considering: (i) a multiple word length approach; (ii) a complete datapath formed of word length-wise resources (i.e. functional units, multiplexers and registers); and, (iii) a novel resource usage metric that enables the wise distribution of logic fabric and embedded DSP resources.The paper shows: (i) the benefits of applying a multiple word length approach to the implementation of fixed point datapaths; and (ii) the benefits of a wise use of embedded FPGA resources. The proposed metric enables area improvements up to 54% and the use of a complete fixed-point datapath leads to improvements up to 35%.
机译:在本文中,我们使用FPGA设备解决了定点DSP算法的时间约束架构合成。通过考虑的方法获得优化的定点实现:(i)多字长度方法; (ii)由Word Length-Wise资源组成的完整数据路径(即功能单位,多路复用器和寄存器);并且(iii)一种新的资源使用率,可以实现逻辑面料和嵌入式DSP资源的明智分配。[纸张显示:(i)应用多个单词长度方法对固定点数据路径执行的好处; (ii)明智地使用嵌入式FPGA资源的好处。拟议的公制使得区域改进高达54%,并且使用完整的固定点DataPath的使用导致高达35%的改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号