首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Efficient Technique for the FPGA Implementation of the AES MixColumns Transformation
【24h】

Efficient Technique for the FPGA Implementation of the AES MixColumns Transformation

机译:用于AES MixColumns转换的FPGA实现的高效技术

获取原文

摘要

The advanced encryption standard, AES, is commonly used to provide several security services such as data confidentiality or authentication in embedded systems. However designing efficient hardware architectures with small hardware resource usage and short critical path delay is a challenge. In this paper, a new technique for the FPGA implementation of the MixColumns transformation, an important part of AES, is introduced. The proposed MixColumns architecture, targeting 4-input LUTs on an FPGA, uses up to 23% less hardware resources than previous research. Overall, incorporating the proposed technique along with block memories for the SubBytes transformation in the AES encryption reduces usage of hardware resources by up to 10% and 18% in terms of slices and LUTs, respectively. The improvement is obtained by more efficient resource sharing through expansion and rearrangement of the MixColumns equation with respect to the structure of FPGAs. This can be highly advantageous in an FPGA implementation of block cipher modes using AES in many secure embedded systems.
机译:高级加密标准AES通常用于提供若干安全服务,例如嵌入式系统中的数据机密性或身份验证。然而,设计具有小硬件资源使用和短关键路径延迟的高效硬件架构是挑战。在本文中,介绍了一种新技术,用于FPGA实施混合科学变换,是AES的重要组成部分。拟议的MixColumns架构,针对FPGA上的4输入LUT,使用的硬件资源减少23%,而不是先前的研究。总的来说,将所提出的技术与AES加密中的子节点转换的块存储器一起延伸,分别在切片和LUT方面将硬件资源的使用量减少了高达10%和18%。通过更有效的资源共享通过相对于FPGA的结构的混合科学方程的扩展和重新排列而更有效的资源共享而得到的改进。这在许多安全嵌入式系统中使用AES的块密码模式的FPGA实现是非常有利的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号