首页> 外文会议>IEEE International Conference on Multimedia and Expo >LOW COST ARCHITECTURE FOR JPEG2000 ENCODER WITHOUT CODE-BLOCK MEMORY
【24h】

LOW COST ARCHITECTURE FOR JPEG2000 ENCODER WITHOUT CODE-BLOCK MEMORY

机译:无需码块内存的JPEG2000编码器的低成本架构

获取原文

摘要

The amount of memory required for code-block is one of the most important issues in JPEG2000 encoder chip implementation. This work tries to unify the output scanning order of the 2D-DWT and the processing order of the EBCOT and further to eliminate the code-block memory completely eliminated. We also propose a new architecture for embedded block coding (EBC), code-block switch adaptive embedded block coding (CS-AEBC), which can skip the insignificant bit-planes to reduce the computation time and save power consumption. Besides, a new dynamic rate distortion optimization (RDO) approach is proposed to reduce the computation time when the EBC processes lossy compression operation. The total memory required for the proposed JPEG2000 is only 2KB of internal memory, and the bandwidth required for the external memory is 2.1B/cycle.
机译:代码块所需的内存量是JPEG2000编码器芯片实现中最重要的问题之一。这项工作试图统一2D-DWT的输出扫描顺序和EBCOT的处理顺序,并进一步消除完全消除的代码块存储器。我们还提出了一种新的嵌入式块编码(EBC)的架构,代码块开关自适应嵌入式块编码(CS-AEBC),其可以跳过微不足道的位平面来减少计算时间并节省功耗。此外,提出了一种新的动态速率失真优化(RDO)方法以减少EBC处理有损压缩操作时的计算时间。所提出的JPEG2000所需的总内存仅为2KB内存,外部存储器所需的带宽为2.1B /循环。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号