首页> 外文会议>International SoC Design Conference >Hybrid Architecture of Full-Search Block-Matching Motion Estimation Circuit for MPEG-4 Encoder
【24h】

Hybrid Architecture of Full-Search Block-Matching Motion Estimation Circuit for MPEG-4 Encoder

机译:用于MPEG-4编码器的全搜索块匹配运动估计电路的混合体系结构

获取原文

摘要

This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level circuit using 130nm standard cell library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720×480) image frames per second.
机译:本文介绍了用于MPEG-4编码器的全搜索块匹配运动估计电路的混合架构。与其他方法相比,所提出的混合架构需要较少数量的时钟周期和电路资源。为了减少时钟周期的数量,我们使用多种技术,例如数据重用,流水线和并联结构。我们通过使用部分树结构来减少电路资源。我们在Verilog HDL中描述了RTL电路,并使用130nm标准单元库合成栅极电平电路。合成电路由192,772逻辑门组成,并且每秒可以处理94d1(720×480)图像帧。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号