首页> 外文会议>International Conference on Communications, Circuits and Systems >Defect-tolerant routing algorithm for low power NoCs based on buffer-shared router architecture
【24h】

Defect-tolerant routing algorithm for low power NoCs based on buffer-shared router architecture

机译:基于缓冲区共享路由器架构的低功耗NoC的容错路由算法

获取原文

摘要

Low power consumption and reliability become vital in Network-on-Chip (NoC) designs with growth of integrated circuits complexity. In this paper, we propose a novel architecture with buffer-shared router structure to reduce buffer redundancy. Accordingly, the proposed defect-tolerant routing algorithm can effectively associate with improved intra-router architecture to improve reliability of NoCs and reduce power consumption. Simulation results demonstrate the defect-tolerant routing algorithm based on the buffer-shared router architecture can save about 9.7% and 11.2% power consumption and achieve quite high reliability when compared with NF routing algorithm and DyAD routing algorithm in the presence of permanent defects, respectively.
机译:随着集成电路复杂性的提高,低功耗和可靠性在片上网络(NoC)设计中变得至关重要。在本文中,我们提出了一种具有缓冲区共享路由器结构的新颖体系结构,以减少缓冲区冗余。因此,所提出的容错路由算法可以有效地与改进的路由器内部架构相关联,以提高NoC的可靠性并降低功耗。仿真结果表明,与存在永久性缺陷的NF路由算法和DyAD路由算法相比,基于缓冲区共享路由器架构的容错路由算法可以分别节省约9.7%和11.2%的功耗,并具有相当高的可靠性。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号