首页> 外文会议>International Conference on Signal Processing and Communications >Design and Hardware Implementation of a Chaotic Encryption Scheme for Real-time Embedded Systems
【24h】

Design and Hardware Implementation of a Chaotic Encryption Scheme for Real-time Embedded Systems

机译:用于实时嵌入式系统混沌加密方案的设计与硬件实现

获取原文

摘要

Chaotic encryption schemes are believed to provide a greater level of security than conventional ciphers. In this paper, a chaotic stream cipher is first constructed and then its hardware implementation details using FPGA technology are provided. Lo-gistic map is the simplest chaotic system and has a high potential to be used to design a stream cipher for real-time embedded systems. The cipher uses a pseudo-random sequence generator based on modified logistic map (MLM) and a random feedback scheme. MLM has better chaotic properties than the logistic map in terms of uniformity of bifurcation diagram and also avoids the stable orbits of logistic map, giving a more chaotic behavior to the system. The proposed cipher gives 16 bits of encrypted data per clock cycle. The hardware implementation results over Xilinx Virtex-6 FPGA give a synthesis clock frequency of 93 MHz and a throughput of 1.5 Gbps while using 16 hardware multipliers. This makes the cipher suitable for embedded devices which have tight constraints on power consumption, hardware resources and real-time parameters.
机译:据信混沌加密方案比传统的密码提供更大水平的安全性。在本文中,首先构建混沌流密码,然后提供了使用FPGA技术的硬件实现细节。 LO-GISTIM MAP是最简单的混沌系统,并且具有高潜力,用于设计用于实时嵌入式系统的流密码。密码使用基于修改的逻辑图(MLM)和随机反馈方案的伪随机序列发生器。 MLM在分叉图的均匀性方面具有比逻辑图更好的混沌性质,并且还避免了逻辑图的稳定轨道,为系统提供了更混乱的行为。所提出的密码为每个时钟周期提供16位加密数据。 Xilinx Virtex-6 FPGA的硬件实现结果使合成时钟频率为93 MHz,并且在使用16个硬件乘数时提供1.5 Gbps的吞吐量。这使得密码适用于嵌入式设备,该设备对功耗,硬件资源和实时参数具有严格的限制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号