首页> 外文会议>IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics >A low power preamplifier latch based comparator using 180nm CMOS technology
【24h】

A low power preamplifier latch based comparator using 180nm CMOS technology

机译:基于低功耗前置放大器锁存器的比较器,采用180nm CMOS技术

获取原文

摘要

Design of high speed low power comparators are required to build an efficient analog to digital converters (ADCs). This paper mainly focuses on the preamplifier positive feedback latch based comparator for Asynchronous Successive Approximation Register ADC (ASAR ADC). The main components of such comparator are the preamplifier and latch circuit. Preamplifier is used for removing the kickback noise and the dc offset voltage while the latch is required for the comparison. The proposed architecture operates on three phases which are non overlapping and dissipates 70μWpower when operated on a single 1V supply voltage. The latch is basically a back to back connected inverter circuit which is activated only during the second phase. This specialty credits to the least power dissipation in the circuitry which was designed in 180nm CMOS technology.
机译:高速低功率比较器的设计是需要建立高效的模拟转换器(ADC)。本文主要侧重于前置放大器正反馈锁存器基于反馈锁存器,用于异步连续近似寄存器ADC(ASAR ADC)。这种比较器的主要组件是前置放大器和锁存电路。前置放大器用于去除反冲噪声和DC偏移电压,同时进行比较。所提出的体系结构在三个阶段运行,在单个1V电源电压下操作时,这三个阶段是非重叠的并且耗散70μWPower。闩锁基本上是一个背对背连接的逆变电路,其仅在第二阶段期间被激活。该专业信用在180nm CMOS技术中设计的电路中最小的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号