首页> 外文会议>IFIP/IEEE International Conference on Very Large Scale Integration >Staggered latch bus: A reliable offset switched architecture for long on-chip interconnect
【24h】

Staggered latch bus: A reliable offset switched architecture for long on-chip interconnect

机译:交错式闩锁总线:可靠的失调开关架构,可实现长片内互连

获取原文

摘要

Due to architectural complexity and process costs, circuit-level solutions are often the preferred means to resolving signal integrity issues that affect the performance and reliability of on-chip interconnect. In this paper, we consider multi-segment bit-lines used in wide on-chip interconnect, and explore in detail the effect of signal transition skew on the delay and time of flight in the presence of crosstalk. We present the relationship between segment delay, signal transition skew and the injected noise pulse and propose a novel staggered latch bus architecture to explicitly exploit transition skew for improved speed and performance. Our proposed SLB architecture achieves an average of 2.5X (2.3X) improvement in speed for fully-aligned (mis-aligned) buffering schemes with no increase in area, power or additional wires needed.
机译:由于架构的复杂性和工艺成本,电路级解决方案通常是解决影响芯片上互连性能和可靠性的信号完整性问题的首选方法。在本文中,我们考虑了在宽片上互连中使用的多段位线,并详细探讨了在存在串扰的情况下信号转换偏斜对延迟和飞行时间的影响。我们提出了段延迟,信号过渡偏斜和注入的噪声脉冲之间的关系,并提出了一种新颖的交错闩锁总线架构,以明确利用过渡偏斜来提高速度和性能。对于完全对齐(未对齐)的缓冲方案,我们提出的SLB架构的速度平均提高了2.5倍(2.3倍),而不会增加面积,功耗或额外的导线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号