首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 32#x00D7;32 50ps resolution 10 bit time to digital converter array in 130nm CMOS for time correlated imaging
【24h】

A 32#x00D7;32 50ps resolution 10 bit time to digital converter array in 130nm CMOS for time correlated imaging

机译:32×32 50ps分辨率10比特时间为数字转换器阵列130nm CMOS的时间相关成像

获取原文
获取外文期刊封面目录资料

摘要

We report the design and characterisation of a 32×32 time to digital (TDC) converter plus single photon avalanche diode (SPAD) pixel array implemented in a 130nm imaging process. Based on a gated ring oscillator approach, the 10 bit, 50µm pitch TDC array exhibits a minimum time resolution of 50ps, with accuracy of ±0.5 LSB DNL and 2.4 LSB INL. Process, voltage and temperature compensation (PVT) is achieved by locking the array to a stable external clock. The resulting time correlated pixel array is a viable candidate for single photon counting (TCSPC) applications such as fluorescent lifetime imaging microscopy (FLIM), nuclear or 3D imaging and permits scaling to larger array formats.
机译:我们报告了在130nm成像过程中实现的32×32次的数字(TDC)转换器加上单光子雪崩二极管(SPAD)像素阵列的设计和表征。基于门控环形振荡器方法,10位,50μm间距TDC阵列具有50ps的最小时间分辨率,精度为±0.5LSB DNL和2.4 LSB INL。通过将阵列锁定到稳定的外部时钟来实现过程,电压和温度补偿(PVT)。得到的时间相关像素阵列是用于单光子计数(TCSPC)应用的可行候选者,例如荧光寿命成像显微镜(FLIM),核或3D成像,并且允许缩放到更大的阵列格式。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号