首页> 外文会议>IEEE Custom Integrated Circuits Conference >A Sub-200 fs RMS jitter capacitor multiplier loop filter-based PLL in 28 nm CMOS for high-speed serial communication applications
【24h】

A Sub-200 fs RMS jitter capacitor multiplier loop filter-based PLL in 28 nm CMOS for high-speed serial communication applications

机译:基于Sub-200 fs RMS抖动电容乘法器环路滤波器的PLL,采用28 nm CMOS,适用于高速串行通信应用

获取原文

摘要

An 8.0 GHz to 12.2 GHz PLL with a capacitor multiplier-based active loop filter is designed in a 28 nm digital CMOS process. A passive loop filter-based version of the PLL is also implemented for comparison. While the PLL area is comparable to that of digital PLLs, the PLL performance is as good as that of an analog PLL that employs a passive loop filter. The capacitor multiplier-based active loop filter PLL has a jitter performance of 198 fs (rms), while its passive loop filter-based counterpart shows a jitter performance of 195 fs (rms). The PLL occupies 0.093 mm2 and consumes 15.5 mA at 1.0V.
机译:带有基于电容倍增器的有源环路滤波器的8.0 GHz至12.2 GHz PLL采用28 nm数字CMOS工艺设计。 PLL的基于无源环路滤波器的版本也已实现以进行比较。虽然PLL的面积与数字PLL相当,但PLL的性能与采用无源环路滤波器的模拟PLL的性能一样好。基于电容器乘法器的有源环路滤波器PLL的抖动性能为198 fs(rms),而基于无源环路滤波器的同类产品则具有195 fs(rms)的抖动性能。 PLL占0.093 mm 2 ,在1.0V时消耗15.5 mA。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号