首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Subthreshold Passive RFID Tag's Baseband Processor Core Design with Custom Modules and Cells
【24h】

Subthreshold Passive RFID Tag's Baseband Processor Core Design with Custom Modules and Cells

机译:亚阈值被动RFID标签的基带处理器核心设计与自定义模块和单元格

获取原文

摘要

Subthreshold ultra-low-power passive RFID tag's baseband processor core design with custom logic cells is presented in this paper, based on EPC C1G2 protocol. To deal with the critical timing and wide-range-PVT variation problems of the processor at very low power supply, and for the consideration of limited availability of RF power, power-aware scheme is applied to the key modules, including PIE decoding and command receiving. And Galoi linear feedback shift register (LFSR) and double-edge-triggered techniques help to improve clock efficiency and reduce the impact of frequency variation in data link portions. Additionally, a novel custom ratioed logic style is adopted in key modules to fundamentally solve the speed problem at ultra-low-voltage. The proposed baseband processor was fabricated in 90nm CMOS as well as the regular design with the same function. In measurement the proposed design indicates good robustness and much more competent for subthreshold operation. It can operate below 0.3 V with power consumption below 130 nW.
机译:本文基于EPC C1G2协议,本文介绍了具有自定义逻辑单元的亚阈值超低功耗无源RFID标签的基带处理器核心设计。为了处理非常低的电源处理器的关键时序和广泛的PVT变化问题,并且考虑到RF功率的有限可用性,功率感知方案应用于关键模块,包括饼图解码和命令接收。和Galoi线性反馈移位寄存器(LFSR)和双边触发技术有助于提高时钟效率,降低数据链路部分频率变化的影响。此外,在关键模块中采用了一种新颖的自定义比率逻辑样式,从而基本上解决了超低电压的速度问题。所提出的基带处理器以90nm CMOS制造,以及具有相同功能的常规设计。在测量中,所提出的设计表明较好的鲁棒性,并且对亚阈值操作更有竞争力。它可以在0.3 V以下,功耗低于130 NW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号