首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >VLSI design exchange with intellectual property protection in FPGA environment using both secret and public-key cryptography
【24h】

VLSI design exchange with intellectual property protection in FPGA environment using both secret and public-key cryptography

机译:VLSI使用秘密和公共密钥加密的FPGA环境中具有知识产权保护的设计交流

获取原文

摘要

With the advent of multi-million gate chips, field programmable gate arrays (FPGAs) have achieved high usability for design verification, exchange, test and even production. Adding to this is the possibility of reusing readily available licensed IP to shorten the design cycle. A major concern for IP owners is the possible over-deployment of the IP into more devices than originally licensed. In this paper, we propose a system based on both public-key and secret-key cryptography embedded in a secured design exchange protocol for protecting the rights of the IP owner. The system consists of hardware-supported design encryption and secured device authentication protocols. Design encryption based on secured device identification ensures that the IP can only be deployed into explicitly identified and agreed upon devices. The system uses a combination of secret and public-key cryptographic functions devised for an uncomplicated trustable design exchange scenario. The public-key functions use modular squaring (Rabin lock) on the FPGA chip instead of exponentiation to reduce the hardware complexity.
机译:随着百万门芯片的出现,现场可编程门阵列(FPGA)实现了设计验证,交换,测试甚至生产的高可用性。此外,这是重用易于使用的许可IP的可能性,以缩短设计周期。 IP业主对IP的主要关注点是IP进入更多的设备,而不是最初许可。在本文中,我们提出了一种基于嵌入在安全设计交换协议中的公钥和秘密密码密码的系统,以保护IP所有者的权限。该系统由硬件支持的设计加密和安全设备认证协议组成。基于安全设备识别的设计加密可确保只能将IP部署到明确识别和商定的设备上。该系统使用设计的秘密和公钥加密功能的组合,该函数设计用于简单的可信设计交换场景。公钥功能使用FPGA芯片上的模块化平方(Rabin Lock)而不是指数以降低硬件复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号