首页> 外文会议>IEEE International Symposium on Circuits and Systems >An 11-bit 20-MSample/s pipelined ADC with OTA bias current regulation to optimize power dissipation
【24h】

An 11-bit 20-MSample/s pipelined ADC with OTA bias current regulation to optimize power dissipation

机译:具有OTA偏置电流调节的11位20-MSample / S流水线ADC,以优化功耗

获取原文

摘要

This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 effective bit resolution. Several techniques were combined for the reduction of the power consumption and to preserve the converter linearity. To reduce the power consumption, the circuit has two scaled operational transconductance amplifiers (OTAs), which are shared by the first four pipeline stages. The last fifth stage is a single decoder with 2.5 effective bits. Each OTA includes additional circuitry to adapt the power consumption according to the stage that uses the OTA. This technique changes the bias current depending on the stage in operation. The ADC was optimized to obtain 11-bit resolution with frequencies from 1 kHz to 10 MHz. The technology used to simulate the ADC is a 3.3 V 0.35 μm CMOS process and the circuit consumes 17.9 mW at 20 MSample/s sampling rate. With this resolution and sampling rate, it achieves 67.28 dB SNDR and 10.88 bit ENOB at 0.1 MHz input frequency. The Figure of Merit is 0.473 pJ/step.
机译:本文介绍了由具有2.5个有效位分辨率的五个阶段的数字转换器(ADC)。将几种技术合并了降低功耗并保留转换器线性度。为了降低功耗,电路具有两个缩放的操作跨导放大器(OTAS),其由前四个管道级共享。最后第五阶段是一个具有2.5个有效位的单个解码器。每个OTA包括额外的电路,以根据使用OTA的阶段调整功耗。此技术根据操作中的阶段而改变偏置电流。 ADC经过优化,可获得11位分辨率,频率为1 kHz至10MHz。用于模拟ADC的技术是3.3V0.35μm的CMOS工艺,电路以20 msample / s采样率消耗17.9 mw。通过此分辨率和采样率,它实现了67.28 dB SNDR和10.88位ENOB,输入频率为0.1 MHz。优异图是0.473 PJ /步骤。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号