首页> 外文会议>IEEE International Symposium on Circuits and Systems >ADAPTIVE DECISION-FEEDBACK EQUALIZATION FOR BAND-LIMITED HIGH-SPEED SERIAL LINKS
【24h】

ADAPTIVE DECISION-FEEDBACK EQUALIZATION FOR BAND-LIMITED HIGH-SPEED SERIAL LINKS

机译:带限量高速串行链路的自适应决策 - 反馈均衡

获取原文

摘要

A high-speed FO cell comprising a mixed-signal 8-tap decision-feedback equalizer (DFE) with direct cancellation of the first post-cursor inter-symbol interference (ISI) has been implemented in 0.13-μm CMOS technology. Based on a joint optimization of algorithms and architecture a low-complexity architecture has been chosen with respect to a compromise between ISI reduction and implementation complexity. The FO cell dissipates only 86mW at the target rate of 6.4 Gbps. It is the core of a high-speed I/O link with adaptive receiver equalization. Due to the residual ISI the adaptation algorithm has to be modified. The concept has been analyzed by system simulations and verified by measurements of the implemented FO link.
机译:包括具有直接取消第一后光标间干扰(ISI)的混合信号8分接反馈均衡器(DFE)的高速FO电池已经在0.13-μmCMOS技术中实现。基于算法和架构的联合优化,在ISI减少和实现复杂度之间的折衷方面已经选择了低复杂性架构。 FO电池以6.4 Gbps的目标速率仅消散86mW。它是具有自适应接收机均衡的高速I / O链路的核心。由于残留ISI,必须修改适应算法。通过系统仿真分析了该概念,并通过测量的FO链路进行验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号