首页> 外文会议>IEEE International Symposium on Circuits and Systems >A digital Class D amplifier design embodying a novel sampling process and pulse generator
【24h】

A digital Class D amplifier design embodying a novel sampling process and pulse generator

机译:一种模型D类D类放大器设计,体现了新型采样过程和脉冲发生器

获取原文

摘要

A digital Class D amplifier comprises a digital Pulse Width Modulation (PWM) and an output stage (and low pass filter). Digital PWM involves two steps, the sampling process and the pulse generation. In this paper, we propose a digital Class D amplifier based on our sampling process and a novel PWM pulse generator design. The pulse generator is based on the combination of the fast clock counter and the tapped delay line based techniques. Our proposed Class D amplifier features a simple circuit implementation (small IC area), low power operation (expected /spl sim/90 /spl mu/W@1.1 V, f/sub sampling/=16 kHz based on a 0.25 /spl mu/m CMOS process) and a highly desirable low harmonic distortion (expected 0.7%).
机译:数字D类放大器包括数字脉冲宽度调制(PWM)和输出级(和低通滤波器)。数字PWM涉及两个步骤,采样过程和脉冲产生。在本文中,我们基于我们的采样过程和新型PWM脉冲发生器设计提出了一种数字D类放大器。脉冲发生器基于快速时钟计数器的组合和基于触发的延迟线的技术。我们所提出的D类放大器采用简单的电路实现(小型IC面积),低功耗操作(预期/ SPL SIM / 90 / SPL MU / W,F / SUP采样/ = 16 kHz基于0.25 / SPL MU / M CMOS工艺)和非常理想的低谐波变形(预期> 0.7%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号