首页> 外文会议>IEEE Asian Solid State Circuits Conference >750Mb/s 17pJ/b 90nm CMOS (120,75) TS-LDPC Min-Sum based analog decoder
【24h】

750Mb/s 17pJ/b 90nm CMOS (120,75) TS-LDPC Min-Sum based analog decoder

机译:750MB / S 17PJ / B 90nm CMOS(120,75)TS-LDPC MIN-SUM基于模拟解码器

获取原文

摘要

Circuit and IC implementation of a (120, 75) Min-Sum based Turbo-Structured LDPC analog decoder in CMOS 90nm technology is presented. This is the highest throughput and one of the longest codes implemented to date using analog techniques. At a Bit Error Rate of 10−5, the measured performance is within 0.2dB of modeled performance using floatingpoint arithmetic. The chip was tested at a throughput of 750Mb/s. This improves the throughput of analog decoders by a factor of 57. The power dissipation of the core is 13 mW resulting in 17pJ/b energy efficiency. The core area is 1.38mm2. The fabricated MS-based TS-LDPC analog decoder has BER performance nearly identical to theory without compromising energy efficiency.
机译:提出了CMOS 90nm技术中的(120,75)基于CMOS 90nm技术的(120,75)的电路和IC实现。这是最高吞吐量,并且使用模拟技术实现的最长码之一。以误码率为10 -5 ,测量的性能在使用浮点算术的建模性能范围内。芯片以750Mb / s的吞吐量进行测试。这改善了模拟解码器的吞吐量为57倍。核心的功耗为13 MW,导致17PJ / B能量效率。核心区域为1.38mm 2 。制造的基于MS的TS-LDPC模拟解码器具有与理论几乎相同的BER性能,而不会影响能量效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号