首页> 外文会议>International Symposium on Electronic System Design >Systolic FIR Filter Design with Various Parallel Prefix Adders in FPGA: Performance Analysis
【24h】

Systolic FIR Filter Design with Various Parallel Prefix Adders in FPGA: Performance Analysis

机译:FPGA中具有多种并行前缀加法器的脉动FIR滤波器设计:性能分析

获取原文

摘要

FIR filters are the most common DSP function implemented in FPGAs. Systolic designs represent an attractive architectural paradigm for efficient VLSI and FPGA implementation of computation-intensive digital signal processing applications supported by the features like simplicity, regularity, and modularity of structure. The core elements in any systolic FIR filters are adders, multipliers and delay elements. Adders are one of the critical elements in VLSI chips, therefore careful optimization is required. This paper presents the implementation of systolic FIR filter architecture in FPGA. The work focuses the design of new parallel prefix adder (PPA) with minimal depth algorithm and its performance is compared with the existing architectures in terms of delay and area. The necessities of the parallel prefix adder are primarily fast and secondarily efficient in terms of power consumption and chip area. Each adder type was implemented with bit sizes of: 8, 16, 32, 64 bits. This variety of sizes will provide with more insight about the performance of each adder in terms of area and delay as a function of size. The proposed adder and the existing PPA is incorporated in the systolic FIR filter and its performances are observed. The module functionality are described using Verilog HDL and performance issues like slice utilized, simulation time, input arrival time, frequency are analyzed at 90 nm process technology using XILINX ISE12.1 SPARTAN3E. The simulation results reveal better delay and slice utilization for proposed PPA as compare to the existing adder schemes.
机译:FIR滤波器是在FPGA中实现的最常见的DSP功能。脉动式设计代表了一种有吸引力的体系结构范例,适用于高效VLSI和FPGA实施的计算密集型数字信号处理应用程序,这些功能受结构的简单性,规则性和模块化性的支持。任何收缩期FIR滤波器的核心元素是加法器,乘法器和延迟元素。加法器是VLSI芯片中的关键要素之一,因此需要仔细的优化。本文介绍了脉动FIR滤波器架构在FPGA中的实现。这项工作着重于设计具有最小深度算法的新型并行前缀加法器(PPA),并在延迟和面积方面将其性能与现有体系结构进行了比较。就功耗和芯片面积而言,并行前缀加法器的必要性首先是快速的,其次是有效的。每种加法器类型的位大小分别为:8位,16位,32位,64位。这种大小的变化将提供关于每个加法器性能的更多见解,涉及面积和延迟随大小的变化。拟议的加法器和现有的PPA被合并到收缩期FIR滤波器中,并观察其性能。使用Verilog HDL描述了模块的功能,并使用XILINX ISE12.1 SPARTAN3E在90 nm制程技术下分析了诸如切片使用,仿真时间,输入到达时间,频率之类的性能问题。仿真结果表明,与现有的加法器方案相比,拟议的PPA具有更好的延迟和限幅利用率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号