首页> 外文会议>IEEE National Aerospace and Electronics Conference >Authentication Circuit with Low Incorporation Barrier for COTs Manufacturers
【24h】

Authentication Circuit with Low Incorporation Barrier for COTs Manufacturers

机译:用于婴儿床制造商的低合并屏障的认证电路

获取原文

摘要

A simple PUF-based authentication circuit is proposed that will lower the entry barrier for counterfeit countermeasures by COTs manufacturers of integrated circuits. The on-chip fingerprint circuit does not require additional die area, I/O pins, or a separate read-out circuit. This approach to assuring integrity in the semiconductor supply chain will result in negative financial incentives for counterfeiters. An 80 bit authentication circuit which includes a 16 bit frame header has been designed in a UMC 65nm process with an area estimate of 0.01 mm2.
机译:提出了一种简单的PUF的认证电路,将降低集成电路的婴儿床制造商的假冒对策的入口障碍。片上指纹电路不需要额外的芯片区域,I / O引脚或单独的读出电路。这种方法可以确保半导体供应链的完整性将导致造假者的负面金融激励。包括16位帧头的80位认证电路已经设计在UMC 65nm过程中,该区域估计为0.01mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号