首页> 外文会议>MIC;International Conference on Measurement, Information and Control >Design and research of improved algorithm decoder of LDPC code
【24h】

Design and research of improved algorithm decoder of LDPC code

机译:改进的LDPC码算法解码器的设计与研究

获取原文

摘要

Through researching the structural characteristics of LDPC parity matrix and algorithm data flow features of LDPC code, an improved type of algorithm decoder of LDPC code is designed in this paper. The decoder includes expandable storage array, exquisite address-controlling unit and powerful sequential state-controlling machine. It possesses the advantages of expanding the decoding code length flexibly and lower complexity for hardware realizing and higher hardware resource utilization rate. After constructing communication system and testing the performance of hardware decoder, the results showed that the performance of the decoder and the theory simulation value can fit each other perfectly. The correctness of the design is proved. The decoder which is designed in this paper can provide valuable reference for the development of general chips for LDPC decoder.
机译:通过研究LDPC奇偶矩阵的结构特点和LDPC码的算法数据流特性,设计了一种改进的LDPC码算法解码器。解码器包括可扩展的存储阵列,精美的地址控制单元和功能强大的顺序状态控制机。具有灵活扩展解码码长,硬件实现复杂度低,硬件资源利用率高的优点。通过构建通信系统并测试了硬件解码器的性能,结果表明解码器的性能与理论仿真值可以很好地吻合。证明了设计的正确性。本文设计的解码器可以为LDPC解码器通用芯片的开发提供有价值的参考。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号