首页> 外文会议>IEEE International Electron Devices Meeting >A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications
【24h】

A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications

机译:具有3D三栅极和高k /金属栅极的22nm SoC平台技术,针对超低功耗,高性能和高密度SoC应用进行了优化

获取原文

摘要

A leading edge 22nm 3-D tri-gate transistor technology has been optimized for low power SoC products for the first time. Low standby power and high voltage transistors exploiting the superior short channel control, < 65mV/dec subthreshold slope and <40mV DIBL, of the Tri-Gate architecture have been fabricated concurrently with high speed logic transistors in a single SoC chip to achieve industry leading drive currents at record low leakage levels. NMOS/PMOS Idsat=0.41/0.37mA/um at 30pA/um Ioff, 0.75V, were used to build a low standby power 380Mb SRAM capable of operating at 2.6GHz with 10pA/cell standby leakages. This technology offers mix-and-match flexibility of transistor types, high-density interconnect stacks, and RF/mixed-signal features for leadership in mobile, handheld, wireless and embedded SoC products.
机译:领先的22nm 3-D三栅晶体管技术首次针对低功耗SoC产品进行了优化。利用Tri-Gate架构的卓越短通道控制(<65mV / dec亚阈值斜率和<40mV DIBL)的低待机功率和高压晶体管已在单个SoC芯片中与高速逻辑晶体管同时制造,以实现业界领先的驱动电流处于创纪录的低泄漏水平。 NMOS / PMOS Idsat = 0.41 / 0.37mA / um(30pA / um Ioff,0.75V)在0.75V下用于构建低待机功率380Mb SRAM,该SRAM可以在2.6GHz的频率下工作,具有10pA / cell的待机泄漏。该技术提供了晶体管类型,高密度互连堆栈以及RF /混合信号功能的混搭灵活性,从而在移动,手持,无线和嵌入式SoC产品中处于领先地位。

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号