首页> 外文会议>2011 7th Conference on Ph.D. Research in Microelectronics and Electronics >A mini-SiPM array for PET detectors implemented in 0.35-µm HV CMOS technology
【24h】

A mini-SiPM array for PET detectors implemented in 0.35-µm HV CMOS technology

机译:用于PET检测器的微型SiPM阵列,采用0.35 µm HV CMOS技术实现

获取原文
获取外文期刊封面目录资料

摘要

A new architecture for Positron Emission Tomography visible-light detectors is presented. The architecture is based on mini-SiPMs (arrays of 32 SPADs), which are locally digitized. With this architecture we expect to achieve a high fill factor while still performing an early enough analog-to-digital conversion so as to avoid interconnect parasitics common of standard SiPMs. The detector is implemented as a 14 × 10 pixel array where each pixel contains a mini-SiPM, a digital counter and individual SPAD SRAMs for disabling high DCR devices. The achieved fill factor is 29% and the expected maximum event rate is 16 kcps.
机译:提出了一种用于正电子发射断层扫描可见光探测器的新架构。该体系结构基于微型SiPM(由32个SPAD组成的阵列),并在本地进行了数字化处理。通过这种架构,我们希望在实现高填充率的同时仍能尽早进行足够的模数转换,以避免标准SiPM常见的互连寄生现象。该检测器实现为14×10像素阵列,其中每个像素包含一个微型SiPM,一个数字计数器和用于禁用高DCR器件的单个SPAD SRAM。达到的填充因子为29%,预期的最大事件发生率为16 kcps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号