首页> 外文会议>2011 29th IEEE VLSI Test Symposium >Expedited response compaction for scan power reduction
【24h】

Expedited response compaction for scan power reduction

机译:加快响应压缩,降低扫描功率

获取原文

摘要

Transitions embedded in between consecutive stimulus/response bits toggle scan cells during shift operations. The consequent switching activity in the scan chains further propagate into the combinational logic, resulting in elevated power dissipation levels, and thus, endangering the reliability of the chip being tested. Based on the observation that the content of scan chains during shift operations is irrelevant and unimportant, we propose an expedited response compaction technique in order to reduce power dissipation during scan operations. Parallelized (and expedited) compaction operations help compress the entire capture response onto a single reference chain during the first portion of shift cycles, enabling a simultaneous constant-0 feed to all the remaining chains, in which no scan-out power is dissipated during the subsequent shift cycles. This DfT-based approach is nonintrusive for design flow, requires a very minor investment in area, and in turn delivers significant savings in test power. The proposed solution reduces test power without resorting to x-filling, enabling orthogonal x-filling techniques to be applied in conjunction, while retaining the observed responses intact. Experimental results justify the efficacy of the proposed technique in attaining test power reductions.
机译:嵌入在连续刺激/响应位之间的转换在移位操作期间触发扫描单元。扫描链中随之产生的开关活动进一步传播到组合逻辑中,从而导致功耗水平升高,从而危及被测芯片的可靠性。基于观察到移位操作期间扫描链的内容无关紧要,我们提出了一种快速响应压缩技术,以减少扫描操作期间的功耗。并行(和加速)压缩操作有助于在移位周期的第一部分将整个捕获响应压缩到单个参考链上,从而可以同时向所有其余链进行恒定0馈送,在此期间,不会消耗任何扫描能力随后的换档周期。这种基于DfT的方法对设计流程无干扰,只需要很小的面积投资,从而可以节省大量测试功率。所提出的解决方案无需借助x填充即可降低测试功率,从而可以将正交x填充技术结合使用,同时保持观察到的响应完好无损。实验结果证明了该技术在降低测试功耗方面的功效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号