首页> 外文会议>2011 International Symposium on Electronic System Design >A Novel 14-Transistors Low-Power High-Speed PPM Adder
【24h】

A Novel 14-Transistors Low-Power High-Speed PPM Adder

机译:新型14晶体管低功耗高速PPM加法器

获取原文

摘要

In this paper we mainly deal with design and simulation of different redundant-binary full adder (Plus-Plus-Minus Adder) topologies using minimum number of transistors. These PPM adder topologies are simulated to evaluate their performance in total power dissipation, speed, and PDP. Compared with other PPM adder designs, the proposed novel design full adder topology features higher computing speed and lower energy (power delay product) operation. The simulation results reveal that the overall PDP for the proposed circuits have been improved by 10 % to 15 % at the supply voltage of 1.8V when compared with the reported PPM adder topologies at 0.18µm CMOS technology.
机译:在本文中,我们主要处理使用最少数量的晶体管的不同冗余二进制全加法器(Plus-Plus-Minus Adder)拓扑的设计和仿真。对这些PPM加法器拓扑进行仿真,以评估它们在总功耗,速度和PDP方面的性能。与其他PPM加法器设计相比,提出的新颖设计全加法器拓扑具有更高的计算速度和更低的能量(功率延迟乘积)操作。仿真结果表明,与报道的0.18µm CMOS技术的PPM加法器拓扑相比,所提议电路的整体PDP在1.8V电源电压下已提高了10%至15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号