首页> 外文会议>2011 IEEE International Conference on Computer Science and Automation Engineering >A novel configurable boundary-scan circuit design of SRAM-based FPGA
【24h】

A novel configurable boundary-scan circuit design of SRAM-based FPGA

机译:基于SRAM的FPGA的新型可配置边界扫描电路设计

获取原文

摘要

This paper presents a novel configurable boundary-scan circuit (CBSC) of SRAM-based field programmable gate array (FPGA). The embedded SRAM cells of FPGA have been used to modify the original structure of boundary-scan circuit (BSC). Users only need to change the data stored in the embedded SRAM cell during the configuration of the FPGA chip. In this way, the boundary-scan chain can be configured to any desired length. Compared with the original structure of BSC, this circuit using 0.25µm CMOS process can be part of a standard digital cell library and has been used in the BQV series FPGAs of BMTI.
机译:本文提出了一种新颖的基于SRAM的现场可编程门阵列(FPGA)的可配置边界扫描电路(CBSC)。 FPGA的嵌入式SRAM单元已用于修改边界扫描电路(BSC)的原始结构。用户仅需在配置FPGA芯片期间更改存储在嵌入式SRAM单元中的数据。以这种方式,边界扫描链可以被配置为任何期望的长度。与BSC的原始结构相比,该电路采用0.25μmCMOS工艺,可以成为标准数字单元库的一部分,并已在BMTI的BQV系列FPGA中使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号