首页> 外文会议>2011 IEEE Asian Solid State Circuits Conference >A low-power small-area open loop digital DLL for 2.2Gb/s/pin 2Gb DDR3 SDRAM
【24h】

A low-power small-area open loop digital DLL for 2.2Gb/s/pin 2Gb DDR3 SDRAM

机译:适用于2.2Gb / s / pin 2Gb DDR3 SDRAM的低功耗小面积开环数字DLL

获取原文

摘要

This paper presents a low-power small-area open loop digital DLL. The DLL has open loop single replica block with duty cycle corrector (DCC), clock divider, pulse generator, 10-bit counter, and delay line. The DLL used for 2.2Gb/s/pin 2Gb DDR3 SDRAM is fabricated using 44nm DRAM Process. Experimental results show 1.1GHz operation frequency at 1.5V, and the measured total power and area savings in comparison with the conventional closed-loop operation is about 93.5% and 90.7% respectively.
机译:本文提出了一种低功耗小面积开环数字DLL。 DLL具有带占空比校正器(DCC),时钟分频器,脉冲发生器,10位计数器和延迟线的开环单副本块。用于2.2Gb / s / pin 2Gb DDR3 SDRAM的DLL是使用44nm DRAM工艺制造的。实验结果表明,在1.5V电压下的工作频率为1.1GHz,与常规闭环操作相比,测得的总功率和面积节省分别约为93.5%和90.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号