首页> 外文会议>2011 IEEE Computer Society Annual Symposium on VLSI >A 16-Gbps 9mW Transmitter with FFE in 90nm CMOS Technology for Off-Chip Communication
【24h】

A 16-Gbps 9mW Transmitter with FFE in 90nm CMOS Technology for Off-Chip Communication

机译:具有90nm CMOS技术的FFE的16Gbps 9mW发射器,用于片外通信

获取原文

摘要

This paper presents a low power 16 Gbps backplane transmitter for chip-to-chip communication, designed and optimized in 90nm CMOS process with supply voltage of 1V. The proposed 3-tap transmitter incorporates a new quarter-rate architecture for feed-forward equalization at the transmitter end. Key features of this architecture are: most of the circuit modules operate at quarter-rate and data serializer as well as feed forward equalizer are merged together in one module. Both the features enable low power operation. Simulation results show that 16 Gbps data rate can be achieved over 30cm FR4 line consuming 9mW average power. Power per Gbps consumed by the proposed architecture is 62% less as compared to state of the art FFE equalizer realized in the same technology.
机译:本文介绍了一种用于芯片到芯片通信的低功耗16 Gbps背板发送器,它在90nm CMOS工艺中设计和优化,电源电压为1V。提议的3抽头发射机采用了新的四分之一速率架构,用于在发射机端进行前馈均衡。该架构的主要特点是:大多数电路模块以四分之一速率工作,并且数据串行器以及前馈均衡器合并在一个模块中。两种功能均可实现低功耗操作。仿真结果表明,在30cm的FR4线路上可以实现16 Gbps的数据速率,消耗9mW的平均功率。与以相同技术实现的最新FFE均衡器相比,拟议架构所消耗的每Gbps功率降低了62%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号