首页> 外文会议>International Symposium on Low Power Electronics and Design >Reduction of minimum operating voltage (VDDmin) of CMOS logic circuits with post-fabrication automatically selective charge injection
【24h】

Reduction of minimum operating voltage (VDDmin) of CMOS logic circuits with post-fabrication automatically selective charge injection

机译:预制后自动选择电荷注入降低CMOS逻辑电路的最小工作电压(V DDmin

获取原文

摘要

In order to reduce minimum operating voltage (VDDmin) of CMOS logic circuits, a new method reducing the within-die random threshold (VTH) variation of transistors by a post-fabrication automatically selective charge injection using substrate hot electrons (SHE) is proposed along with novel circuitry to utilize this. In the new circuit, switches are added to combinational logic circuits in order to turn them into latch loops. In order to reduce VDDmin, design guides on the optimal (1) loop topology, (2) number of stages in a loop, (3) VTH shift per charge injection, and (4) number of charge injection trials are explored through simulations. By applying the proposed scheme to 96-stage inverter chain fabricated in 65-nm CMOS, the measured reduction of VDDmin from 94mV to 74mV is successfully demonstrated for the first time.
机译:为了降低CMOS逻辑电路的最小工作电压(V DDMIN ),通过柱子减少晶体管内的模置随机阈值(V TH )变化的新方法 - 使用基板热电子(SHE)自动选择性充电注入,并与新的电路一起采用以利用此。在新电路中,交换机被添加到组合逻辑电路中,以将它们转换为锁存回路。为了减少V DDMIN ,在最佳(1)循环拓扑上的设计指南,(2)环路中的级数,(3)V TH 班次注射和(4)通过模拟探讨了电荷注射试验数量。通过将所提出的方案应用于65-NM CMOS中制造的96级逆变器链,首次成功地证明了94mV至74mV的测量的V DDMIN

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号