首页> 外文会议>2011 IEEE International Symposium on Circuits and Systems >A reconfigurable baseband processor for wireless OFDM synchronization sub-system
【24h】

A reconfigurable baseband processor for wireless OFDM synchronization sub-system

机译:用于无线OFDM同步子系统的可重构基带处理器

获取原文

摘要

In this paper, an Application Specific Instruction-set Processor (ASIP) architecture to perform all OFDM synchronization tasks is proposed. While applicable to many OFDM systems, the proposed architecture is tested on Long Term Evolution (LTE Rel. 8) and WiMAX 802.16e systems. The synchronization tasks include, but not limited to symbol timing, fine carrier frequency offset (CFO) estimation, coarse CFO estimation, cell search, residual CFO estimation and sampling clock frequency offset estimation. The engine is scalable and runs at 120 MHz with a total gate count of 118k and control overhead less than 10% of total processing cycles. The results of software simulations as well as the results of verilog synthesis are presented.
机译:本文提出了一种用于执行所有OFDM同步任务的专用指令集处理器(ASIP)体系结构。虽然适用于许多OFDM系统,但在长期演进(LTE版本8)和WiMAX 802.16e系统上对提出的体系结构进行了测试。同步任务包括但不限于符号定时,精细载波频率偏移(CFO)估计,粗略CFO估计,小区搜索,残留CFO估计和采样时钟频率偏移估计。该引擎具有可扩展性,并以120 MHz的速度运行,总门数为118k,控制开销不到总处理周期的10%。给出了软件仿真的结果以及verilog合成的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号