首页> 外文会议>2011 IEEE International Symposium on Circuits and Systems >P2E-DWT: A parallel and pipelined efficient VLSI architecture of 2-D Discrete Wavelet Transform
【24h】

P2E-DWT: A parallel and pipelined efficient VLSI architecture of 2-D Discrete Wavelet Transform

机译:P 2 E-DWT:二维离散小波变换的并行流水线高效VLSI架构

获取原文

摘要

Discrete Wavelet Transforms has surpassed its counterparts due to its attractive properties, and hence been adopted by image processing algorithms. However, with the emergence of real-time resource constrained embedded imaging platforms, DWT manifests as a bottleneck. This article presents a hardware implementation for 2-D DWT. An area-efficient, parallel and pipelined architecture is proposed with a modified image scan coupled with “multiplier-free” multiplications. Through simulations and implementation, the proposed scheme proves to be a fast, area and power efficient solution for DWT.
机译:离散小波变换由于其吸引人的特性已经超越了同类小波变换,因此被图像处理算法所采用。但是,随着实时资源受限的嵌入式成像平台的出现,DWT成为瓶颈。本文介绍了2-D DWT的硬件实现。提出了一种面积有效,并行且流水线的体系结构,其中包含经过修改的图像扫描和“无乘数”乘法。通过仿真和实现,所提出的方案被证明是一种用于DWT的快速,面积和功率高效的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号