...
首页> 外文期刊>Journal of VLSI signal processing >A Programmable Parallel VLSI Architecture for 2-D Discrete Wavelet Transform
【24h】

A Programmable Parallel VLSI Architecture for 2-D Discrete Wavelet Transform

机译:二维离散小波变换的可编程并行VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

Many VLSI architectures for computing the discrete wavelet transform (DWT) were presented, but the parallel input data sequence and the programmability of the 2-D DWT were rarely mentioned. In this paper, we present a parallel-processing VLSI architecture to compute the programmable 2-D DWT including various wavelet filter lengths and various wavelet transform levels. The proposed architecture is very regular and easy for extension. To eliminate high frequency components, the pixel values outside the boundary of the image are mirror-extended as the symmetric wavelet transform (SWT) and the mirror-extension is realized via the routing network. Owing to the property of the parallel processing, we adopt the row-based recursive pyramid algorithm (RPA), similar to 1-D RPA, as the data scheduling. This design has been implemented and fabricated in a 0.35 μm 1P4M CMOS technology and the working frequency is 50 MHz. The chip size is about 5200 μm × 2500 μm. For a 256 × 256 image, the chip can perform 30 frames per second with the filter length varying from 2 to 20 and with various levels. The proposed architecture is suitable for real-time applications such as JPEG 2000.
机译:提出了许多用于计算离散小波变换(DWT)的VLSI体系结构,但很少提及并行输入数据序列和二维DWT的可编程性。在本文中,我们提出了一种并行处理的VLSI架构,以计算包括各种小波滤波器长度和各种小波变换级别的可编程2-D DWT。所提出的体系结构非常规则并且易于扩展。为了消除高频分量,将图像边界外的像素值镜像扩展为对称小波变换(SWT),并通过路由网络实现镜像扩展。由于并行处理的特性,我们采用类似于1-D RPA的基于行的递归金字塔算法(RPA)作为数据调度。此设计已通过0.35μm1P4M CMOS技术实施和制造,工作频率为50 MHz。芯片尺寸约为5200μm×2500μm。对于256×256的图像,芯片可以每秒执行30帧,滤波器长度从2到20不等,并且级别不同。所提出的体系结构适用于实时应用,例如JPEG 2000。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号