首页> 外文会议>2010 IEEE Nuclear Science Symposium : Conference Record >SPADIC — A self-triggered pulse amplification and digitization ASIC
【24h】

SPADIC — A self-triggered pulse amplification and digitization ASIC

机译:SPADIC —自触发脉冲放大和数字化ASIC

获取原文

摘要

For the readout of the TRD sub-detector of the planned fixed-target CBM experiment at FAIR/GSI (Darmstadt, Germany), a new self-triggered amplification and digitization mixed-signal chip is being developed. The final asic will have 32–64 channels each composed of a low noise and power charge preamplifier, a 7–9 Bit pipeline ADC running at about 25 MSamples/s and some digital data processing units carrying out detector specific tasks such as ion-tail cancellation and baseline correction. A token ring network will act as a balancing arbiter between the channels and the output serializer. The latest 180 nm test-chip has 26 preamplifier/shaper channels and 8 ADCs. For control signal generation and output decoding two synthesized blocks have also been integrated. By connecting both preamplifier and ADC, digital snap-shots of injected test-pulses have been recorded successfully, showing the proper oscilloscope-like operation of the whole mixed-signal data chain from analog amplification to digital output encoding.
机译:为了读取FAIR / GSI(德国达姆施塔特)计划的固定目标CBM实验的TRD子探测器,正在开发一种新的自触发放大和数字化混合信号芯片。最终的ASIC将具有32–64个通道,每个通道均由一个低噪声和功率电荷前置放大器,一个以约25 MSamples / s的速度运行的7–9位流水线ADC和一些执行检测器特定任务的数字数据处理单元(例如,离子尾巴)取消和基线校正。令牌环网络将充当通道与输出串行器之间的平衡仲裁器。最新的180 nm测试芯片具有26个前置放大器/整形通道和8个ADC。为了控制信号的产生和输出解码,还集成了两个合成块。通过同时连接前置放大器和ADC,已成功记录了注入的测试脉冲的数字快照,显示了整个混合信号数据链从模拟放大到数字输出编码的类似示波器的正确操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号