首页> 外文会议>2010 Second International Conference on Advances in Computing, Control and Telecommunication Technologies >Power Rail Noise Minimization during Mode Transition in a Dual Core Processor
【24h】

Power Rail Noise Minimization during Mode Transition in a Dual Core Processor

机译:双核处理器模式转换期间的电源轨噪声最小化

获取原文

摘要

Optimum Power gating sleep transistor design and implementation are critical to a successful low-power design. The large magnitude of supply and ground bounces, which arise from power mode transitions in large power gating structures results in wrong functioning of the circuit. We propose a novel power gating technique showing the trade-off between wake-up time and supply noise. This technique is simulated for a dual-core processor for 32nm CMOS technology and the supply rail noise is reduced to 1.35 mV.
机译:最佳功率门控睡眠晶体管的设计和实现对于成功实现低功耗设计至关重要。大型电源门控结构中电源模式转换引起的大量电源和接地反弹会导致电路功能错误。我们提出了一种新颖的电源门控技术,该技术展示了唤醒时间与电源噪声之间的折衷方案。该技术针对采用32nm CMOS技术的双核处理器进行了仿真,电源轨噪声降低至1.35 mV。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号