首页> 外文会议>2010 Proceedings of the ESSCIRC >0.5V FinFET SRAM with dynamic threshold control of pass gates for salvaging malfunctioned bits
【24h】

0.5V FinFET SRAM with dynamic threshold control of pass gates for salvaging malfunctioned bits

机译:具有通行门动态阈值控制的0.5V FinFET SRAM,用于挽救故障位

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a method to salvage malfunctioned bits in a FinFET SRAM array caused by random threshold voltage (Vt) variation. The Vt of pass gates (PGs) is gradually lowered during the read process from the initial high value until the stored data is detected by the sense amplifier. As a result, the best Vt is automatically chosen for each cell and malfunctioned bits of both those too fast but without static noise margin (SNM) and those too slow but with too much SNM are salvaged. Thus, this dynamic PG control greatly improves the variation tolerance of 6-Tr FinFET SRAM. The experimental and simulation results suggest that this technique will enable 0.5V operation at read delay within 2ns in an Lg-20nm low-standby-power (LSTP) technology.
机译:本文提出了一种补救因随机阈值电压(Vt)变化而引起的FinFET SRAM阵列中故障位的方法。在读取过程中,通过门(PGs)的Vt从初始高值逐渐降低,直到读出放大器检测到存储的数据为止。结果,为每个单元自动选择最佳的Vt,并且挽救了那些速度太快但没有静态噪声余量(SNM)以及速度太慢但SNM太多的故障位。因此,这种动态PG控制大大提高了6-Tr FinFET SRAM的变化容限。实验和仿真结果表明,采用L g -20nm低待机功率(LSTP)技术,该技术将能够在2ns的读取延迟内实现0.5V的工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号