首页> 外文会议>International Conference on Electrical and Control Engineering >An NProd Algorithm IP Design for Real-Time Image Matching Application onto FPGA
【24h】

An NProd Algorithm IP Design for Real-Time Image Matching Application onto FPGA

机译:用于FPGA实时图像匹配的NProd算法IP设计

获取原文

摘要

Real-time image matching is usually a core operation in many embedded applications. Often in such applications, low implementation costs and short time-to-market are required. Field programmable gates array (FPGA) based reconfigurable hardware implementation, which provides all the benefits of hardware acceleration while retaining the flexibility of programmability, presents an effective approach to real-time image processing applications. In view of the Verilog HDL and FPGA programmable technology, an efficient FPGA-based intellectual property (IP) core designing methodology to implement such high performance algorithm as normalized product correlation (NProd) image matching algorithm is discussed in this paper, which includes IP-core implementing flow, parametric RTL-level software IP-core design, hardware synthesis, simulation and verification.
机译:实时图像匹配通常是许多嵌入式应用程序中的核心操作。通常在此类应用中,需要较低的实施成本和较短的上市时间。基于现场可编程门阵列(FPGA)的可重配置硬件实现,在提供硬件加速的所有优势的同时,还保留了可编程性的灵活性,为实时图像处理应用提供了一种有效的方法。鉴于Verilog HDL和FPGA可编程技术,本文讨论了一种有效的基于FPGA的知识产权(IP)核心设计方法,以实现诸如归一化乘积相关(NProd)图像匹配算法之类的高性能算法,其中包括IP-核心实现流程,参数化RTL级软件IP核心设计,硬件综合,仿真和验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号