首页> 外文会议>Design Automation Conference (ASP-DAC), 2010 >A decoder-based switch box to mitigate soft errors in SRAM-based FPGAs
【24h】

A decoder-based switch box to mitigate soft errors in SRAM-based FPGAs

机译:基于解码器的开关盒,可减轻基于SRAM的FPGA中的软错误

获取原文

摘要

This paper proposes a new switch box architecture in SRAM-based FPGAs to mitigate soft error effects. In this switch box architecture, the number of SRAM bits required for programming switch box is reduced to 67% without any impact on routing capability of the switch box. This architecture does not require any modification of the existing placement and routing algorithms. The architecture was evaluated based on several MCNC benchmarks using VPR tool. The experimental results show that this architecture decreases the susceptibility of switch boxes to SEUs about 20% on average compared to the traditional ones.
机译:本文提出了一种新的基于SRAM的FPGA的开关盒架构,以减轻软错误的影响。在这种开关盒架构中,对开关盒进行编程所需的SRAM位数量减少到67%,而不会影响开关盒的路由能力。该体系结构不需要对现有的布局和布线算法进行任何修改。使用VPR工具基于多个MCNC基准对体系结构进行了评估。实验结果表明,与传统的配电箱相比,该架构将配电箱对SEU的敏感性平均降低了约20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号