首页> 外文会议>Proceedings of 2010 IEEE International Symposium on Circuits and Systems >An effective phase detector for phase-locked loops with wide capture range and fast acquisition time
【24h】

An effective phase detector for phase-locked loops with wide capture range and fast acquisition time

机译:适用于锁相环的有效鉴相器,具有宽捕获范围和快速捕获时间

获取原文

摘要

This paper describes and resolves the false locking issue in phase-locked loops (PLLs) with π-phase detector. In order to verify the proposed approach for acquisition and capture range performances of π-phase detector, the phase-controlled-current-source (PCCS) using the reversing scheme is implemented in TSMC 0.18um 1P6M CMOS technology. In the simulation results, the locking time of the proposed approach is 6.7X faster than conventional PFD design. Moreover, the measurement results indicate the locking time of testing PLL is less than 2us.
机译:本文介绍并解决了使用π相位检测器的锁相环(PLL)中的错误锁定问题。为了验证所提出的获取和捕获π相检测器性能的方法,在TSMC 0.18um 1P6M CMOS技术中实现了采用反转方案的相控电流源(PCCS)。在仿真结果中,该方法的锁定时间比传统PFD设计快6.7倍。此外,测量结果表明测试PLL的锁定时间小于2u​​s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号