首页> 外文会议>2010 NASA/ESA Conference on Adaptive Hardware and Systems >Performance and area efficient transpose memory architecture for high throughput adaptive signal processing systems
【24h】

Performance and area efficient transpose memory architecture for high throughput adaptive signal processing systems

机译:适用于高吞吐量自适应信号处理系统的性能和面积高效的转置存储器架构

获取原文

摘要

This paper presents the design and analysis of a power and area efficient transpose memory structure for use in adaptive signal processing systems. The proposed architecture achieves significant improvements in system throughput over competing designs. We demonstrate the throughput performance of the proposed memory on FPGA as well as ASIC implementations. The memory was employed in a watermarking architecture previously proposed. The new memory design allows for 2X speed up in performance for the watermarking algorithm and up to 10X speedup for 2D DCT and IDCT algorithms compared to previously published work, while consuming significantly lower power and area.
机译:本文介绍了一种用于自适应信号处理系统的功率和面积有效的转置存储器结构的设计和分析。与竞争性设计相比,所提出的体系结构显着提高了系统吞吐量。我们在FPGA和ASIC实现上演示了所建议的存储器的吞吐性能。该存储器用于先前提出的水印结构中。与以前发布的工作相比,新的存储器设计使水印算法的性能提高了2倍,而2D DCT和IDCT算法的性能提高了10倍,同时功耗和面积大大降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号