首页> 外文会议>Quality of Electronic Design (ISQED), 2009 10th International Symposium on >Erect of regularity-enhanced layout on printability and circuit performance of standard cells
【24h】

Erect of regularity-enhanced layout on printability and circuit performance of standard cells

机译:在标准单元的可印刷性和电路性能方面建立规则性增强的布局

获取原文
获取外文期刊封面目录资料

摘要

As the minimum feature size shrinks down far below sub-wavelength, Restricted Design Rule(RDR) or layout regularity plays an important role for maintaining pattern fidelity in photo lithography. However, it also incurs overheads in layout area and circuit performances. Therefore it is important to find an appropriate level of regularity that gives the best trade-or among manufacturability, cost, and performance for each process technology. This paper discusses the erect of layout regularity on printability and circuit performance in 90??45nm processes by lithography simulation and real chip measurement. It is shown that we can focus more on circuit performance with less on layout regularity in a 90nm process while adequate amount of regularity is imperative for ensuring proper amount of lithographic process windows in a 45nm process. We demonstrate the quantitative evaluation of the trade-or between printability and circuit performance of regularity-enhanced standard cells.
机译:当最小特征尺寸缩小到远低于亚波长时,受限设计规则(RDR)或布局规则性对于保持光刻中的图案保真度起着重要作用。然而,这也招致了布局面积和电路性能的开销。因此,重要的是找到合适的规则性水平,以在每种工艺技术的可制造性,成本和性能之间取得最佳平衡。本文通过光刻仿真和实际芯片测量,讨论了布局规则性对90?45nm工艺中可印刷性和电路性能的影响。结果表明,在90nm工艺中,我们可以将更多的精力放在电路性能上,而对布局规则性的关注较少,而对于确保45nm工艺中适当数量的光刻工艺窗口,必须有足够的规则性。我们展示了定量评估的规律性增强标准单元的可印刷性和电路性能之间的权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号