首页> 外文会议>3rd international conference on theory and practice of electronic governance 2009 >Minimizing test power in SRAM through reduction of pre-charge activity
【24h】

Minimizing test power in SRAM through reduction of pre-charge activity

机译:通过减少预充电活动来最大程度地降低SRAM中的测试功率

获取原文

摘要

In this paper we analyze the test power of SRAM memories and demonstrate that the full functional pre-charge activity is not necessary during test mode because of the predictable addressing sequence. We exploit this observation in order to minimize power dissipation during test by eliminating the unnecessary power consumption associated with the pre-charge activity. This is achieved through a modified pre-charge control circuitry, exploiting the first degree of freedom of March tests, which allows choosing a specific addressing sequence. The efficiency of the proposed solution is validated through extensive Spice simulations.
机译:在本文中,我们分析了SRAM存储器的测试功率,并证明了由于可预测的寻址顺序,在测试模式下不需要全部功能的预充电活动。我们利用这一观察结果,通过消除与预充电活动相关的不必要功耗来最大程度地降低测试过程中的功耗。这是通过改进的预充电控制电路来实现的,该电路利用了March测试的第一自由度,从而可以选择特定的寻址顺序。通过广泛的Spice仿真验证了所提出解决方案的效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号