首页> 外文会议>1st workshop on modules and libraries for proof assistants 2009 >Layout Conscious Bus Architecture Synthesis for Deep Submicron Systems on Chip
【24h】

Layout Conscious Bus Architecture Synthesis for Deep Submicron Systems on Chip

机译:深亚微米片上系统的布局意识总线体系结构综合

获取原文

摘要

System-level design has a disadvantage in not knowing important aspects about the final layout. This is critical for SoC, where uncertainties in communication delay by very deep submicron effects cannot be neglected. This paper presents a layout-aware bus architecture (BA) synthesis algorithm for designing the communication sub-system of an SoC. BA synthesisincludes finding bus topology and routing individual buses, so that constraints like area, bus speed and length, are tackled at the physical level. The paper presents the BA automaticallysynthesized for a network processor and a JPEG SoC.
机译:系统级设计在不了解最终布局的重要方面的缺点。这对SoC至关重要,其中通过非常深的亚微米效应的通信延迟的不确定性不能被忽略。本文介绍了用于设计SOC的通信子系统的布局感知总线架构(BA)综合算法。 BA综合包括查找总线拓扑和路由单个总线,以便在物理水平上解决区域,总线速度和长度等限制。本文介绍了为网络处理器和JPEG SOC自动进行的BA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号