首页> 外文会议>Workshop on New security paradigms workshop >Transaction-Level Models for AMBA Bus Architecture Using SystemC 2.0
【24h】

Transaction-Level Models for AMBA Bus Architecture Using SystemC 2.0

机译:使用SystemC 2.0的AMBA总线体系结构的事务级模型

获取原文

摘要

The concept of a SOC platform architecture introduces the concept of a communication infrastructure. In the transaction-level a finite set of architecture components (memories, arithmetic units, address generators, caches, etc) communicate among each other over shared resources (buses). Until recently, modeling architectures required pin-level hardware descriptions, typically coded in RTL. Great effort is required to design and verify the models, and simulation at this level of detail is tediously slow. Transaction level modeling is the solution. Transaction level models (TLMs) effectively create an executable platform model that simulates orders of magnitude faster than a RTL model. In this paper, we present a SystemC 2.0 TLM of the AMBA architecture developed by ARM, oriented to SOC platform architectures.
机译:SOC平台体系结构的概念引入了通信基础结构的概念。在事务级别,一组有限的体系结构组件(内存,算术单元,地址生成器,高速缓存等)通过共享资源(总线)相互通信。直到最近,建模架构还需要引脚级的硬件描述,通常以RTL进行编码。设计和验证模型需要付出巨大的努力,而在这一详细程度的仿真却非常缓慢。事务级别建模是解决方案。事务级别模型(TLM)有效地创建了一个可执行的平台模型,该模型比RTL模型更快地模拟了数量级。在本文中,我们介绍了ARM开发的面向SOC平台架构的AMBA架构的SystemC 2.0 TLM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号