首页> 外文会议>ACM/IEEE International Symposium on Low Power Electronics and Design >Lazy instruction scheduling: keeping performance, reducing power
【24h】

Lazy instruction scheduling: keeping performance, reducing power

机译:延迟指令调度:保持性能,降低功耗

获取原文

摘要

An important approach to reduce power dissipation is reducing the number of instructions executed by the processor. To achieve this goal, this paper introduces a novel instruction scheduling algorithm that executes an instruction only when its result is required by another instruction. In this manner, it not only does not execute useless instructions, but also reduces the number of instructions executed after a mispredicted branch. The cost of the extra hardware is 161 bytes for 128 instruction window size. Measurements done using SPEC CPU 2000 benchmarks show that the average number of executed instructions is reduced by 13.5% while the average IPC is not affected.
机译:减少功耗的一种重要方法是减少处理器执行的指令数量。为了实现此目标,本文介绍了一种新颖的指令调度算法,该算法仅在另一指令需要其结果时才执行一条指令。以这种方式,它不仅不执行无用的指令,而且减少了在错误预测的分支之后执行的指令的数量。对于128个指令窗口大小,额外的硬件成本为161字节。使用SPEC CPU 2000基准进行的测量表明,已执行指令的平均数量减少了13.5%,而平均IPC则没有受到影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号