首页> 外文会议>Test Symposium, 2005. European >Exploiting an infrastructure IP to reduce memory diagnosis costs in SoCs
【24h】

Exploiting an infrastructure IP to reduce memory diagnosis costs in SoCs

机译:利用基础架构IP来降低SoC中的内存诊断成本

获取原文

摘要

Discriminating between good and faulty chips is often not enough during IC manufacturing phases, where a complete understanding about failure mechanisms is required to ramp up production yield. When considering embedded memories, information about the whole set of faults needs to be extracted from the IC and processed: this asks for solutions supporting high data volume transfer. We propose an embedded architecture allowing efficient diagnosis of SoCs containing several BISTed memory cores, which minimizes ATE memory requirements for pattern storage and drastically speeds up the complete diagnostic procedure. Experimental results highlight the convenience of the approach with respect to alternative ATE driven procedures, while resorting to negligible area overhead.
机译:在IC制造阶段,仅对故障机制有一个全面的了解就可以提高产量,因此在IC制造阶段通常仅区分好芯片和故障芯片是不够的。考虑嵌入式存储器时,需要从IC中提取并处理有关整个故障的信息:这需要支持高数据量传输的解决方案。我们提出了一种嵌入式架构,该架构可对包含多个BISTed内存核的SoC进行高效诊断,从而最大程度地减少了用于模式存储的ATE内存需求,并大大加快了完整的诊断过程。实验结果突出了该方法相对于其他ATE驱动程序的便利性,而所占面积的开销却可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号