首页> 外文会议>2005 IEEE Wireless Communications and Networking Conference >Test Generation for MOS Circuits Using D-Algorithm
【24h】

Test Generation for MOS Circuits Using D-Algorithm

机译:使用D算法生成MOS电路的测试

获取原文

摘要

An application of the D-algorithm in generating tests for MOS circuit faults is described. The MOS circuits considered are combinational and acyclic but may contain transmission gates and buses. Tests are generated for both, the stuck type faults and the transistor faults (open and short). A logic model is derived for the MOS circuits. In addition to the conventional logic gates, a new type of modeling block is used to represent the "memory" state caused by the "open" transistors. Every fault, whether a stuck type fault or a transistor fault, is represented in the model as a stuck fault at a certain gate input. For generating tests, however, the D-algorithm needs modification. The singular cover and the D-cubes for the new gate include some memory states. To handle the memory state, an initialization procedure has been added to the consistency part of the D-algorithm. The procedure of modeling and test generation is finally extended to transmission gates and buses.
机译:描述了D算法在生成MOS电路故障测试中的应用。所考虑的MOS电路是组合的和非循环的,但可能包含传输门和总线。会为卡死型故障和晶体管故障(开路和短路)生成测试。推导了MOS电路的逻辑模型。除常规逻辑门外,新型建模模块还用于表示由“开路”晶体管引起的“内存”状态。在模型中,每个故障(无论是卡式故障还是晶体管故障)都表示为某个栅极输入处的卡式故障。但是,为了生成测试,需要修改D算法。新门的奇异盖板和D形立方体包括一些记忆状态。为了处理内存状态,已将初始化过程添加到D算法的一致性部分。建模和测试生成的过程最终扩展到传输门和总线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号