首页> 外文会议>Information Technology: Coding and Computing, 2005. ITCC 2005. International Conference on >ASIC implementation of a unified hardware architecture for non-key based cryptographic hash primitives
【24h】

ASIC implementation of a unified hardware architecture for non-key based cryptographic hash primitives

机译:针对基于非密钥的加密哈希原语的统一硬件体系结构的ASIC实现

获取原文

摘要

Hash algorithms are a class of cryptographic primitives used for fulfilling the requirements of integrity and authentication in cryptography. In this paper, we propose and present the ASIC implementation of 'HashChip', a hardware architecture aimed at providing a unified solution for three different commercial MDC (manipulation detection codes) hash primitives, namely MD5, SHA1 and RIPEMD160. The novelty of the work lies in the exploitation of the similarities in the structure of the three algorithms to obtain an optimized architecture. The performance analysis of a 0.18/spl mu/m ASIC implementation of the architecture has also been done.
机译:哈希算法是一类密码原语,用于满足密码学中完整性和身份验证的要求。在本文中,我们提出并提出了“ HashChip”的ASIC实现,HashChip是一种硬件体系结构,旨在为三个不同的商业MDC(操纵检测代码)哈希原语(即MD5,SHA1和RIPEMD160)提供统一的解决方案。这项工作的新颖性在于利用三种算法的结构相似性来获得优化的体系结构。还对该架构的0.18 / splμ/ m ASIC实现进行了性能分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号