首页> 外文会议>Hardware/Software Codesign and System Synthesis, 2003. First IEEE/ACM/IFIP International Conference on >A modular simulation framework for architectural exploration of on-chip interconnection networks
【24h】

A modular simulation framework for architectural exploration of on-chip interconnection networks

机译:用于片上互连网络架构探索的模块化仿真框架

获取原文

摘要

Ever increasing complexity and heterogeneity of SoC platforms require on-chip communication schemes beyond the currently omnipresent shared bus architectures. To prevent time consuming design changes late in the design flow, we propose the early exploration of the on-chip communication architecture to meet performance and cost requirements. Based on SystemC 2.0.1 we have defined a modular exploration framework, which is able to capture the effect on performance for different on-chip networks like dedicated point-to-point, shared bus, and crossbar topologies. Monitoring of performance parameters like utilization, latency and throughput drives the mapping of the intermodule traffic to an efficient communication architecture. The effectiveness of our approach is demonstrated by the exemplary design of a high performance Network Processing Unit (NPU), which is compared against a commercial NPU device.
机译:SoC平台的复杂性和异构性日益增长,要求片上通信方案超出当前无所不在的共享总线体系结构。为了防止在设计流程的后期进行耗时的设计更改,我们建议尽早探索片上通信体系结构,以满足性能和成本要求。基于SystemC 2.0.1,我们定义了一个模块化的探索框架,该框架能够捕获不同的片上网络(例如专用的点对点,共享总线和交叉开关拓扑)对性能的影响。对诸如利用率,等待时间和吞吐量之类的性能参数的监视驱动了模块间流量到高效通信体系结构的映射。高性能网络处理单元(NPU)的示例性设计证明了我们方法的有效性,并将其与商用NPU设备进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号