【24h】

A codesigned on-chip logic minimizer

机译:带有代码签名的片上逻辑最小化器

获取原文

摘要

Boolean logic minimization is traditionally used in logic synthesis tools running on powerful desktop computers. However, logic minimization has recently been proposed for dynamic use in embedded systems, including network route table reduction, network access control list table reduction, and dynamic hardware/software partitioning. These new uses require logic minimization to run dynamically as part of an embedded system's active operation. Performing such dynamic logic minimization on-chip greatly reduces system complexity and security versus an approach that involves communication with a desktop logic minimizer. An on-chip minimizer must be exceptionally lean yet yield good enough results. Previous software-only on-chip minimizer results have been good, but we show that a codesigned minimizer can be much better, executing nearly 8 times faster and consuming nearly 60% less energy, while yielding identical results.
机译:传统上,布尔逻辑最小化是在功能强大的台式计算机上运行的逻辑综合工具中使用的。但是,最近提出了将逻辑最小化用于嵌入式系统中动态使用的方法,包括网络路由表缩减,网络访问控制列表表缩减以及动态硬件/软件分区。这些新用途要求逻辑最小化,才能作为嵌入式系统活动操作的一部分动态运行。与涉及与台式机逻辑最小化器进行通信的方法相比,在片上执行这种动态逻辑最小化可大大降低系统的复杂性和安全性。片上最小化器必须非常稀薄,但要产生足够好的结果。以前的仅软件片上最小化器的效果很好,但是我们证明了带代码签名的最小化器可以做得更好,执行速度快近8倍,并且消耗的能量减少近60%,同时产生相同的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号