首页> 外文会议>Personal, Indoor and Mobile Radio Communications, 2002. The 13th IEEE International Symposium on >FPGA implementation and analysis of a multilevel coded modulation scheme
【24h】

FPGA implementation and analysis of a multilevel coded modulation scheme

机译:FPGA实现和多级编码调制方案的分析

获取原文

摘要

The authors describe a multilevel coded modulation scheme that has been designed for being implemented on FPGA. The goal of the design is to obtain good performance while keeping decoding delay and computational complexity as low as possible. This goal is obtained by a two-level scheme, where the partition chain of the 8-dimensional Gosset lattice is associated to a combination of 16-ary convolutional and block codes, at the first and second level respectively. The motivations behind the design choices are illustrated and the implementation on FPGA is presented. The authors conclude by analyzing the performance of the system and by showing experimental results.
机译:作者介绍了一种已设计用于在FPGA上实现的多级编码调制方案。设计的目的是在保持解码延迟和计算复杂度尽可能低的同时获得良好的性能。该目标是通过两级方案实现的,其中8维Gosset格的分区链分别与第一级和第二级16进制卷积码和块码的组合相关联。阐述了设计选择的动机,并介绍了在FPGA上的实现。作者通过分析系统的性能并显示实验结果来得出结论。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号