首页> 外文会议>European Test Workshop, 2000. Proceedings. IEEE >Fast and low-area TPGs based on T-type flip-flops can be easily integrated to the scan path
【24h】

Fast and low-area TPGs based on T-type flip-flops can be easily integrated to the scan path

机译:基于T型触发器的快速和低面积TPG可以轻松集成到扫描路径中

获取原文

摘要

A new structure of the fast and low-area test pattern generator (TPG) composed of T-type flip-flops that can be easily integrated to the scan path is proposed in the paper. Nowadays, techniques of incorporating TPGs containing T-type flip-flops to the scan path either use asynchronous set and reset inputs of flip-flops or require adding a large amount of logic to transform TPG into the shift register. They all introduce large area overhead and degrade timing parameters of TPG. The area overhead of a new TPG structure is much less than in the case of to-day existing solutions. Moreover, it possess better timing parameters than conventionally designed TPGs. This last feature has been partially achieved due to the use of dedicated T-type flip-flop, whose design is presented in the paper. In addition, authors propose a testing method that is suitable for verifying correct functioning of both the scan-path and the new type TPGs incorporated in it.
机译:本文提出了一种由T型触发器组成的快速低区域测试码型发生器(TPG)的新结构,该结构可轻松集成到扫描路径中。如今,将包含T型触发器的TPG并入扫描路径的技术要么使用触发器的异步置位和复位输入,要么需要添加大量逻辑以将TPG转换为移位寄存器。它们都会带来大面积的开销,并降低TPG的时序参数。新的TPG结构的面积开销远小于当今现有解决方案。而且,它具有比常规设计的TPG更好的时序参数。由于使用了专用的T型触发器,因此已部分实现了最后一个功能,其设计已在本文中介绍。另外,作者提出了一种测试方法,该方法适合于验证扫描路径和其中包含的新型TPG的正确功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号