首页> 外文会议>European Test Workshop, 2000. Proceedings. IEEE >Delay fault testing: choosing between random SIC and random MIC test sequences
【24h】

Delay fault testing: choosing between random SIC and random MIC test sequences

机译:延迟故障测试:在随机SIC和随机MIC测试序列之间进行选择

获取原文

摘要

The combination of higher quality requirements and sensitivity of high performance circuits to delay defects has led to an increasing emphasis on delay testing of VLSI circuits. In this context, it has been proven that Single Input Change (SIC) test sequences are more effective than classical Multiple Input Change (MIC) test sequences when a high robust delay fault coverage is targeted In this paper, we show that random SIC (RSIC) test sequences achieve a higher fault coverage than random MIC (RMIC) test sequences when both robust and non-robust tests are under consideration. Experimental results given in this paper are based on a software generation of RSIC test sequences that can be easily generated in this case. For a built-in self-test (BIST) purpose, hardware generated RSIC sequences have to be used. This kind of generation is briefly discussed.
机译:更高质量要求和高性能电路对延迟缺陷的敏感性相结合,导致人们越来越重视VLSI电路的延迟测试。在这种情况下,已经证明,当针对高鲁棒延迟故障覆盖率时,单输入更改(SIC)测试序列比经典的多输入更改(MIC)测试序列更有效。在本文中,我们证明了随机SIC(RSIC)当同时考虑鲁棒性和非鲁棒性测试时,测试序列比随机MIC(RMIC)测试序列具有更高的故障覆盖率。本文给出的实验结果基于RSIC测试序列的软件生成,在这种情况下可以轻松生成。为了实现内置自检(BIST),必须使用硬件生成的RSIC序列。简要讨论了这种生成方式。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号